

# BAHRIA UNIVERSITY (KARACHI CAMPUS) ASSIGNMENT I – Fall 2021

## COMPUTER ARCHITECTURE & LOGIC DESIGN

Class: BSE[4]-2(A)/(B)

Course Instructor: **Dr. Syed Samar Yazdani** Due Date: \_\_\_\_\_

Date: 17.11.2021 Max Marks: 10 Marks
Student's Name: Muhammad Junaid Saleem Qadri Reg. No: 70003

Note:

Attempt all questions

Question 1 [CLO 3]

A benchmark program is run on a 40 MHz processor. The executed program consists of 100,000 instruction executions, with the following instruction mix and clock cycle count:

| Instruction Type   | Instruction Count | Cycles per Instruction |
|--------------------|-------------------|------------------------|
| Integer arithmetic | 45,000            | 1                      |
| Data transfer      | 32,000            | 2                      |
| Floating point     | 15,000            | 2                      |
| Control transfer   | 8000              | 2                      |

Determine the effective *CPI*, and execution time for this program.

## **SOLUTION:-**

CPI (average Clocks per instructions) = 45000 + (2\*32000) + (2\*15000) + (8000\*2) / (100 000) = 155 / 100 =**1.55** 

MIPS = 40 M clocks / sec \* (1/1.55 clocks per instruction) = <math>40 / 1.55 / 1000000 = 25.8 MIPs

Execution time =  $(100\ 000\ instructions) * 1.55\ CPI = 155\ 000\ cyles * 1/40M\ sec = 3.87\ ms$ 

Stallings: CPI = 1.55; MIPS rate = 25.8; Execution time = 3.87 ms.

Question 2 [CLO 3]

Consider two different machines, with two different instruction sets, both of which have a clock rate of 200 MHz. The following measurements are recorded on the two machines running a given set of benchmark programs:

| Instruction Type     | Instruction<br>Count (millions) | Cycles per<br>Instruction |
|----------------------|---------------------------------|---------------------------|
| Machine A            |                                 |                           |
| Arithmetic and logic | 8                               | 1                         |
| Load and store       | 4                               | 3                         |
| Branch               | 2                               | 4                         |
| Others               | 4                               | 3                         |
| Machine A            |                                 |                           |
| Arithmetic and logic | 10                              | 1                         |
| Load and store       | 8                               | 2                         |
| Branch               | 2                               | 4                         |
| Others               | 4                               | 3                         |

- a. Determine the effective CPI, MIPS rate, and execution time for each machine.
- **b.** Comment on the results.

## **SOLUTION:-**

a) 
$$CPI_{A} = \frac{\sum CPI_{i} \times I_{i}}{I_{c}} = \frac{(8 \times 1 + 4 \times 3 + 2 \times 4 + 4 \times 3) \times 10^{6}}{(8 + 4 + 2 + 4) \times 10^{6}} \approx 2.22$$

$$MIPS_{A} = \frac{f}{CPI_{A} \times 10^{6}} = \frac{200 \times 10^{6}}{2.22 \times 10^{6}} = 90$$

$$CPU_{A} = \frac{I_{c} \times CPI_{A}}{f} = \frac{18 \times 10^{6} \times 2.2}{200 \times 10^{6}} = 0.2 \text{ s}$$

$$CPI_{B} = \frac{\sum CPI_{i} \times I_{i}}{I_{c}} = \frac{(10 \times 1 + 8 \times 2 + 2 \times 4 + 4 \times 3) \times 10^{6}}{(10 + 8 + 2 + 4) \times 10^{6}} \approx 1.92$$

$$MIPS_{B} = \frac{f}{CPI_{B} \times 10^{6}} = \frac{200 \times 10^{6}}{1.92 \times 10^{6}} = 104$$

$$CPU_{B} = \frac{I_{c} \times CPI_{B}}{f} = \frac{24 \times 10^{6} \times 1.92}{200 \times 10^{6}} = 0.23 \text{ s}$$

**b)** Even though, machine B has a higher MIPS than machine A, it needs a longer CPU time to execute the similar set of benchmark programs (instructions).



## **SOLUTION:**

Assume that the next value retrieved from device 5 is 3 and that location 940 contains a value of 2.











| STEP6 | Memory | CPU Registers |             |
|-------|--------|---------------|-------------|
| 300   | 3005   | 3 0 3         | PC          |
| 301   | 5940   | 0 0 0 5       | AC          |
| 302   | 7006   | 7006          | IR          |
|       | ;      |               | I/O devices |
| 940   | 0002   | 0 0 5         | 0003        |
| 941   |        | 006           | 0005        |
|       |        | •             |             |

Question 4 [CLO 3]

The program execution of Figure 3.5 is described in the text using six steps. Expand this description to show the use of the MAR and MBR.

## **SOLUTION:**

#### STEP 1:

- A) The PC contains 300, the address of the first instruction. This value is loaded in to the MAR.
- B) The value in location 300 is loaded into the MBR, and the PC is incremented. These two steps can be done in parallel.
- C) The value in the MBR is loaded into the IR.

#### STEP 2:

- A) The address portion of the IR (940) is loaded into the MAR.
- B) The value in location 840 is loaded into the MBR.
- C) The value in the MBR is loaded into the AC.

#### STEP 3:

- A) The value in the PC (301) is loaded in to the MAR.
- B) The value in location 301 is loaded into the MBR, and the PC is incremented.
- C) The value in the MBR is loaded into the IR.

#### STEP 4:

- A) The address portion of the IR (941) is loaded into the MAR.
- B) The value in location 941 is loaded into the MBR.
- C) The old value of the AC and the value of location MBR are added and the result is stored in the AC.

#### STEP 5:

- A) The value in the PC (302) is loaded into the MAR.
- B) The value in location 302 is loaded into the MBR, and the PC is incremented.
- C) The value in the MBR is loaded into the IR.

#### STEP 6:

- A) The address portion of the IR (941) is loaded into the MAR.
- B) The value in the AC is loaded into the MBR.
- C) The value in the MBR is stored in location 941.

Question 5 [CLO 3]

Consider a hypothetical 32-bit microprocessor having 32-bit instructions composed of two fields: the first byte contains the opcode and the remainder the immediate operand or an operand address.

- **a.** What is the maximum directly addressable memory capacity (in bytes)?
- **b.** Discuss the impact on the system speed if the microprocessor bus has:
  - 1. 32-bit local address bus and a 16-bit local data bus, or
  - 2. 16-bit local address bus and a 16-bit local data bus.
- c. How many bits are needed for the program counter and the instruction register?





Figure 3.5 Example of Program Execution (contents of memory and registers in hexadecimal)

## **SOLUTION:-**

- a)  $2^{(32-8)} = 2^{24} = 16,777,216$  bytes = 16 MB, (8 bits = 1 byte for the opcode).
- **b,1)** A 32-bit local address bus and a 16-bit local data bus. Instruction and data transfers would take three bus cycles each, one for the address and two for the data. Since If the address bus is 32 bits, the whole address can be transferred to memory at once and decoded there; however, since the data bus is only 16 bits, it will require 2 bus cycles (accesses to memory) to fetch the 32-bit instruction or operand.
- **b,2)** A 16-bit local address bus and a 16-bit local data bus. Instruction and data transfers would take four bus cycles each, two for the address and two for the data. Therefore, that will have the processor perform two transmissions in order to send to memory the whole 32-bit address; this will require more complex memory interface control to latch the two halves of the address before it performs an access to it. In addition to this two-step address issue, since the data bus is also 16 bits, the microprocessor will need 2 bus cycles to fetch the 32-bit instruction or operand.
- **c)** For the PC needs 24 bits (24-bit addresses), and for the IR needs 32 bits (32-bit addresses).

